打印

【新书】High Speed Serial Interfaces

[复制链接]
2069|0
手机看帖
扫描二维码
随时随地手机跟帖
跳转到指定楼层
楼主
Winston.W|  楼主 | 2011-1-5 13:29 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式
8 分钟前 上传
下载附件 (71.83 KB)


Accelerating Test, Validation And Debug Of High Speed Serial Interfaces: Yongquan Fan, Zeljko Zilic
by
Fan , Zeljko Zilic, Zilic and Yongquan Fan

FORMAT: Hardback
ISBN: 9789048193974

High-Speed Serial Interface (HSSI) devices have become widespread in communications, from the embedded to high-performance computing systems, and from on-chip to a wide haul. Testing of HSSIs has been a challenging topic because of signal integrity issues, long test time and the need of expensive instruments. Accelerating Test, Validation and DebugofHighSpeedSerial Interfaces provides innovative test and debug approaches and detailed instructions on how to arrive to practical test of modern high-speed interfaces.

Accelerating Test, Validation and DebugofHighSpeedSerial Interfaces first proposes a new algorithm that enables us to perform receiver test more than 1000 times faster. Then an under-sampling based transmitter test scheme is presented. The scheme can accurately extract the transmitter jitter and finish the whole transmitter test within 100ms, while the test usually takes seconds. The book also presents and external loopback-based testing scheme, where and FPGA-based BER tester and a novel jitter injection technique are proposed. These schemes can be applied to validate, test and debug HSSIs with data rate up to 12.5Gbps at a lower test cost than pure ATE solutions. In addition, the book introduces an efficieng scheme to implement high performance Gaussian noise generators, suitable for evaluating BER performance under noise conditions.



Table of contents

1 Introduction. 1.1 Motivation. 1.2 Contributions. 1.3 Overview of the Book.
2 Background. 2.1 High-Speed Serial Communications. 2.2 Timing Jitter. 2.3 Amplitude Noise.
3 Accelerating Receiver Jitter Tolerance Testing on ATE. 3.1 Introduction. 3.2 Jitter Test Signal Generation. 3.3 Receiver Bit Error Monitoring. 3.4 Jitter Tolerance Extrapolation. 3.5 Other Applications of the New Method.
4 Transmitter Jitter Extractions on ATE. 4.1 Introduction. 4.2. Test Setup for Data Acquisition. 4.3. Jitter Extraction. 4.4 Experimental Results. 4.5 Summary.
5 Testing HSSIs with or without ATE Instruments. 5.1 DFT in HSSIs. 5.2 FPGA-based Bit Error Detection. 5.3 Loopback Testing with Jitter Injection. 5.4 A Versatile HSSI Testing Scheme.
6 BER Testing Under Noise. 6.1 AWGN Generation Overview. 6.2 Our Implementation. 6.3 Baseband Transmission Testing. 6.4 Advantages of Our AWGN Generator.
【新书】Accelerating Test, Validation and Debug of High Speed Serial Interfaces .rar (318.77 KB)

相关帖子

发新帖 我要提问
您需要登录后才可以回帖 登录 | 注册

本版积分规则

个人签名:PCB外包设计www.pcb-si.com

10

主题

39

帖子

0

粉丝