本人综合之后的timing报告如下,请高手帮忙解读一下。谢谢。
请问
Timing Summary:
---------------
Speed Grade: -7
Minimum period: 6.286ns (Maximum Frequency: 159.076MHz)
Minimum input arrival time before clock: 2.016ns
Maximum output required time after clock: 5.407ns
Maximum combinational path delay: No path found
Timing Detail:
--------------
All values displayed in nanoseconds (ns)
=========================================================================
Timing constraint: Default period analysis for Clock 'clk'
Clock period: 6.286ns (frequency: 159.076MHz)
Total number of paths / destination ports: 268235 / 3680
-------------------------------------------------------------------------
Delay: 3.143ns (Levels of Logic = 5)
Source: im_show_inst/vga_inst/Hcount_6 (FF)
Destination: rrom/BU2/U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_1 (FF)
Source Clock: clk rising 0.3X
Destination Clock: clk rising 0.7X
Data Path: im_show_inst/vga_inst/Hcount_6 to rrom/BU2/U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_1
Gate Net
Cell:in->out fanout Delay Delay Logical Name (Net Name)
---------------------------------------- ------------
FDC:C->Q 6 0.370 0.581 im_show_inst/vga_inst/Hcount_6 (im_show_inst/vga_inst/Hcount_6)
LUT4_L:I0->LO 1 0.275 0.118 im_show_inst/vga_inst/Start_Video56 (im_show_inst/vga_inst/Start_Video56)
LUT4:I2->O 2 0.275 0.416 im_show_inst/vga_inst/Start_Video57 (im_show_inst/vga_inst/Start_Video57)
LUT4_D:I3->O 1 0.275 0.349 im_show_inst/vga_inst/Start_Video83_1 (im_show_inst/vga_inst/Start_Video83)
LUT4:I2->O 5 0.275 0.000 mux2_1_inst/d_out<15>1 (src_addr<15>)
begin scope: 'rrom'
begin scope: 'BU2'
FDE:D 0.208 U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_1
----------------------------------------
Total 3.143ns (1.678ns logic, 1.465ns route)
(53.4% logic, 46.6% route)
=========================================================================
Timing constraint: Default OFFSET IN BEFORE for Clock 'clk'
Total number of paths / destination ports: 200 / 40
-------------------------------------------------------------------------
Offset: 2.016ns (Levels of Logic = 3)
Source: rram1:douta<0> (PAD)
Destination: s_reg5/Q4/d_reg_0 (FF)
Destination Clock: clk rising 0.7X
Data Path: rram1:douta<0> to s_reg5/Q4/d_reg_0
Gate Net
Cell:in->out fanout Delay Delay Logical Name (Net Name)
---------------------------------------- ------------
RRAM:douta<0> 5 0.000 0.526 rram1 (dout_rram1<0>)
LUT3:I1->O 1 0.275 0.000 mux5_5/Mmux_d_out_7 (mux5_5/Mmux_d_out_7)
MUXF5:I0->O 1 0.303 0.430 mux5_5/Mmux_d_out_5_f5 (mux5_5/Mmux_d_out_5_f5)
LUT3:I1->O 1 0.275 0.000 mux_sel4<2>1 (mux5_out5<0>)
FDCE:D 0.208 s_reg5/Q4/d_reg_0
----------------------------------------
Total 2.016ns (1.061ns logic, 0.955ns route)
(52.6% logic, 47.4% route)
=========================================================================
Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'
Total number of paths / destination ports: 293 / 117
-------------------------------------------------------------------------
Offset: 5.407ns (Levels of Logic = 5)
Source: rrom/BU2/U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_0 (FF)
Destination: B<7> (PAD)
Source Clock: clk rising 0.7X
Data Path: rrom/BU2/U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_0 to B<7>
Gate Net
Cell:in->out fanout Delay Delay Logical Name (Net Name)
---------------------------------------- ------------
FDE:C->Q 16 0.370 0.766 U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe_0 (U0/blk_mem_generator/valid.cstr/has_mux_a.A/sel_pipe<0>)
LUT3:I0->O 1 0.275 0.000 U0/blk_mem_generator/valid.cstr/has_mux_a.A/Mmux_dout_mux_3 (U0/blk_mem_generator/valid.cstr/has_mux_a.A/Mmux_dout_mux_3)
MUXF5:I1->O 1 0.303 0.429 U0/blk_mem_generator/valid.cstr/has_mux_a.A/Mmux_dout_mux_2_f5 (douta(0))
end scope: 'BU2'
end scope: 'rrom'
LUT3:I1->O 3 0.275 0.397 im_show_inst/RGB_inst/B<0>1 (B_0_OBUF)
OBUF:I->O 2.592 B_0_OBUF (B<0>)
----------------------------------------
Total 5.407ns (3.815ns logic, 1.592ns route)
(70.6% logic, 29.4% route)
========================================================================= |