打印
[数据转换器-信号链]

FPD-Link III接口

[复制链接]
6271|1
手机看帖
扫描二维码
随时随地手机跟帖
跳转到指定楼层
楼主
51xlf|  楼主 | 2012-9-4 16:55 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式
TI公司的DS90UB913Q/DS90UB914Q芯片组是10-100MHz 10/12位FPD-Link III SER/DES,提供高速FPD-Link III接口和高速正向通路以及用于差分对上数据发送的双向控制通路,主要用在图像和汽车ECU的视频处理器间的连接,主要用在汽车视频系统,防碰撞系统的前端照相机,后视镜照相机和停车系统辅助管理.本文介绍了DS90UB913Q/DS90UB914Q主要特性,框图和应用框图以及DS90UB913Q/914Q评估板主要特性,电路图和PCB布局图.

The DS90UB913Q/DS90UB914Q chipset offers a FPD-Link III interface with a high-speed forward channel and a bidirectional control channel for data transmission over a single differential pair. The DS90UB913Q/914Q chipsets incorporate differential signaling on both the high-speed forward channel and bidirectional control channel data paths. The Serializer/ Deserializer pair is targeted for connections between imagers and video processors in an ECU (Electronic Control Unit). This chipset is ideally suited for driving video data requiring up to 12 bit pixel depth plus two synchronization signals along with bidirectional control channel bus.

There is a multiplexer at the Deserializer to choose between two input imagers. The Deserializer can have only one active input imager. The primary video transport converts 10/12 bit data over a single high-speed serial stream, along with a separate low latency bidirectional control channel transport that accepts control information from an I2C port and is independent of video blanking period.

Using TI’s embedded clock technology allows transparent fullduplex communication over a single differential pair, carrying asymmetrical bidirectional control channel information in both directions. This single serial stream simplifies transferring a wide data bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. This significantly saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins. In addition, the Deserializer inputs provide adaptive equalization to compensate for loss from the media over longer distances. Internal DC balanced encoding/decoding is used to support AC-Coupled interconnects. The Serializer is offered in a 32-pin LLP package and the Deserializer is offered in a 48-pin LLP package.

DS90UB913Q/DS90UB914Q主要特性:

● 10 MHz to 100 MHz input pixel clock support

● Single differential pair interconnect

● Programmable data payload:

— 10 bit payload up to 100Mhz

— 12 bit payload up to 75MHz

● Continuous Low Latency Bidirectional control interface channel with I2C support@400kHz

● 2:1 Multiplexer to choose between two input imagers

● Embedded clock with DC Balanced coding to support ACcoupled interconnects

● Capable of driving up to 25 meters shielded twisted-pair

● 4 dedicated General Purpose Input (GPI)/ Output (GPO)

● LOCK output reporting pin and AT-SPEED BIST diagnosis feature to validate link integrity

● Integrated termination resistors

● 1.8V, 2.8V or 3.3V compatible parallel inputs on Serializer

● Single power supply at 1.8V

● ISO 10605 and IEC 61000-4-2 ESD Compliant

● Temperature range −40℃ to +105℃

● Small serializer footprint (5mm x 5mm)

● No reference clock required on Deserializer

● Adaptive Receive Equalization

● EMI/EMC Mitigation

— DES Programmable Spread Spectrum (SSCG) outputs.

— DES Receiver staggered outputs

DS90UB913Q/DS90UB914Q应用:

● Automotive Vision Systems

● Front camera for collision mitigation

● Rear view camera for backup protection

● Parking Assistance

图1.DS90UB913Q/DS90UB914Q框图

图2.DS90UB913Q/DS90UB914Q应用框图

图3.DS90UB913Q/DS90UB914Q典型应用框图

The DS90UB913Q/914Q evaluation boards consist of two sections. The first part of the board provides the point-to-point interface for transmitting parallel video data. The second part of the board allows bi-directional control communication of an I2C bus control of using a MCU/FPGA to programming a remote peripheral device via the Serializer.

图4.DS90UB913Q/914Q评估板外形图

The DS90UB913Q/914Q chipset supports a variety of automotive mega-pixel camera systems over a two (2) wire serial stream. The single differential pair (FPD-Link III) is well-suited for direct connections between an imager and Host Controller/Electronic Control Unit (ECU)/FPGA. The bidirectional control channel of the DS90UB913Q/914Q provides seamless communication between the ECU/FPGA and the imager module. Transmission of a full-duplex high-speed video data (10/12 bits of parallel data, two SYNC bits and PCLK), with transparent bi-directional control channel (I2C) over the same serial video link. Additionally, there are four unidirectional general purpose (GPI and GPO) signal lines from the Deserializer to the Serializer. This interface allows transparent (no dependency of video blanking interval) ,full-duplex communication over a single high-speed differential pair. The Serializer and Deserializer communicate data at PCLK clocks speeds ranging from 10 to 100 MHz and I2C bus rates up to 400 kbps at up to 25 meters cable length over -40 to +105 Deg C.

DS90UB913Q/914Q评估板主要特性:

On-board Rosenberger connectors for use with Leoni-Dacar cables (not included)

Optional single ended coaxial connectors to work with coaxial cables

Supports a variety of automotive mega-pixel camera systems over a two (2) wire serial stream

Requires only a single 5V supply

Power transfer over coax or power transfer over differential pair capability

Enables high-speed video data transmission, with integrated low latency bi-directional control, over a single twisted pair cable

Delivers 10/12 bits of parallel data, two SYNC bits and PCLK, with a bidirectional I2C bus control channel

Four additional unidirectional general purpose (GPI and GPO) signal lines from the Deserializer to the Serializer

Full-duplex communication and asymmetrical bi-directional control over a single high-speed differential pair, without video blanking intervals

Transmit data at PCLK clocks speeds, ranging from 10 to 100 MHz

I2C bus rates up to 400 kbps

图5.DS90UB913Q EVK电路图(1)

图6.DS90UB913Q EVK电路图(2)

图7.DS90UB913Q EVK电路图(3)

图8.DS90UB914Q EVK电路图(1)

图9.DS90UB914Q EVK电路图(2)

图10.DS90UB914Q EVK电路图(3)

图11.DS90UB913Q评估板PCB布局图

图12.DS90UB914Q评估板PCB布局图

图13.汽车视频控制框图

相关帖子

沙发
yingzi19890215| | 2015-12-24 00:08 | 只看该作者
想了解一下,FPD link III接口与serial LVDS 的差别,是不是TI的叫法是FPD link,而maxim的叫法是串行LVDS?

使用特权

评论回复
发新帖 我要提问
您需要登录后才可以回帖 登录 | 注册

本版积分规则

535

主题

9598

帖子

23

粉丝