打印

CY7C1168V18相关资料

[复制链接]
1095|2
手机看帖
扫描二维码
随时随地手机跟帖
跳转到指定楼层
楼主
specialfrin|  楼主 | 2013-7-29 23:50 | 只看该作者 回帖奖励 |倒序浏览 |阅读模式
TE, AN, ge, AD, DDR
Functional Description
The CY7C1166V18, CY7C1177V18, CY7C1168V18, and
CY7C1170V18 are 1.8V Synchronous Pipelined SRAMs
equipped with DDR-II+ architecture. The DDR-II+ consists of an
SRAM core with an advanced synchronous peripheral circuitry.
Addresses for read and write are latched on alternate rising
edges of the input (K) clock. Write data is registered on the rising
edges of both K and K. Read data is driven on the rising edges
of K and K. Each address location is associated with two 8-bit
words (CY7C1166V18), or 9-bit words (CY7C1177V18), or 18-bit
words (CY7C1168V18), or 36-bit words (CY7C1170V18) that
burst sequentially into or out of the device.

CY7C1168V18相关资料.pdf

969.28 KB

沙发
beiwaroad| | 2013-7-30 15:58 | 只看该作者
太专业的英文了

使用特权

评论回复
板凳
xichengmadia| | 2013-7-30 15:58 | 只看该作者
好难懂,谁给翻译一下

使用特权

评论回复
发新帖 我要提问
您需要登录后才可以回帖 登录 | 注册

本版积分规则

61

主题

1057

帖子

2

粉丝